Dodatkowe przykłady dopasowywane są do haseł w zautomatyzowany sposób - nie gwarantujemy ich poprawności.
In this case noise margins are measured as an absolute voltage, not a ratio.
It has a low noise margin.
In communications system engineering, noise margin is the ratio by which the signal exceeds the minimum acceptable amount.
Note that this rule in conjunction with Rule 3 above allows for 2V of noise margin.
The standard defines more details, such as the connector dimensions, noise margins, and attenuation budgets.
Its speed monotonically increases as Vt is scaled down, without tampering the noise margin.
Although it is not strictly necessary to have two bit lines, both the signal and its inverse are typically provided in order to improve noise margins.
In simple words, Noise margin (in circuits) is the amount of noise that a circuit can withstand.
These pulses can couple in unexpected ways between multiple integrated circuit packages, resulting in reduced noise margin and lower performance.
Noise margin and pulse attenuation are important parameters to verify during span turn-up, maintenance, and troubleshooting.
This takes into account interference on the line and the target noise margin at the remote DSLAM.
Noise margins are generally defined so that positive values ensure proper operation, and negative margins result in compromised operation, or perhaps outright failure.
DMT, a DSL monitoring and downstream noise margin tweaking program.
The fact that the high and low logic levels are relatively close meant that ECL suffers from small noise margins, which can be troublesome.
It was a while before Fairchild relied on more robust designs, such as DTL (diode-transistor-logic) which had much better noise margins.
Excessive voltage drops in the power grid reduce switching speeds and noise margins of circuits, and inject noise which might lead to functional failures.
As reported in their study, the proposed all-graphene circuits have achieved 1.7X higher noise margins and 1-2 decades lower static power consumption over current CMOS technology.
The result of this was excessive resistance with a weak bus-hold cell, which ate into the allowable noise margin and violated the static discipline in good digital logic design.
The simulation results clearly bring out the importance of considering hysteresis in the driver device and its implications on important cell parameters such as logic levels, noise margins, and power dissipation.
Technology scaling has led to lower threshold voltages for MOS transistors, and has also reduced the difference between threshold and supply voltages, thereby reducing noise margins.
The DC resistance of the cable limits the length of the cable for low data rate applications by increasing the noise margin as the voltage drop in the cable increases.
Like its predecessor HDSL, HDSL2 provides a symmetric data rate of 1,544 kbit/s in both the upstream and downstream directions at a noise margin of 5-6 dB.
If the two devices are far enough apart or on separate power systems, the local ground connections at either end of the cable will have differing voltages; this difference will reduce the noise margin of the signals.
It also reduces both the noise margin and the window in which the signal can be sampled, which shows that the performance of the system will be worse (i.e. it will have a greater bit error ratio).
Noise margins for CMOS chips are usually much greater than those for TTL because the V is closer to the power supply voltage and V is closer to zero.